

Indian Journal of Pure & Applied Physics Vol. 60, August 2022, pp. 650-661 DOI: 10.56042/ijpap.v60i8.63515



# New Single VDCC Based Electronically Adjustable FDNR using Grounded Capacitances

Mayank Srivastava<sup>a\*</sup>, Kapil Bhardwaj<sup>a</sup>, Dinesh Prasad<sup>b</sup>, Ramendra Singh<sup>c</sup> & Worapong Tangsrirat<sup>d</sup>

<sup>a</sup>Department of Electronics and Communication Engineering, National Institute of Technology Jamshedpur 831 014, India

<sup>b</sup>Department of Electronics and Communication Engineering, Faculty of Engineering and Technology, Jamia Millia Islamia, New Delhi 110 025, India

<sup>c</sup>Department of Electronics and Communication Engineering, Inderprastha Engineering College, Ghaziabad 201 010, India <sup>d</sup>School of Engineering, King Mongkut's Institute of Technology Ladkrabang, Bangkok 10520 Thailand

Received 23 May 2022; accepted 14 July 2022

A FDNR (Frequency Dependent Negative Resistance) simulator has been presented, which uses single Voltage Differencing Current Conveyor (VDCC) along with two grounded capacitances to realize the pure FDNR function. The proposed FDNR simulator places itself as one of the most compact circuit architecture present in the available literature. It is a resistor-less realization and finds no requirement of any active/passive component/parameter matching to realize the FDNR behaviour. The presented analysis shows that the proposed circuit remains always stable under the effect of parasitics irrespective of any values of circuit parameters, which is not witnessed in many previously reported FDNRs. The usability of realized synthetic FDNR has been checked through validation of developed higher-order CDR filters by using the proposed FDNR. To verify the designed circuits, the presented configurations have been simulated under the PSPICE simulation environment. The experimental results are shown for the commercial ICs (AD844 and CA3080) based physical realization of described FDNR.

Keywords: Electronic adjustability; Frequency-Dependent Negative Resistance (FDNR); Voltage Differencing Current Conveyor (VDCC)

# **1** Introduction

There are an extensive number of research areas in electronics engineering where the FDNR element is found to be very useful. These fields especially include synthesis of active networks like active filters and sinusoidal oscillators, and also in cancellation of the parasitic effects in electronic circuits. Moreover, it also finds applications in quadrature oscillators, communication receivers and some other important areas of telecommunication engineering.

In the initial research work on FDNR elements, the FDNR was used to be implemented based on passive networks. Such networks found unsuitable for monointegration due to use of passive inductors. Therefore, active elements-based FDNR simulators came into the existence and these synthetic FDNRs completely replaced the passive networks. Consequently, in literature, several actively simulated FDNRs based on different types of ABBs such as; Op-Amp (Operational Amplifier), CCII (Second Generation Current Conveyor), OTRA (Operational Trans-resistance

Amplifier), CFTA (Current Follower Transconductance Amplifier), OFC (Operational Floating Conveyor), DVCC (Differential Voltage Current Conveyor), CFOA (Current Feedback Operational Amplifier), CBTA (Current Backward Transconductance Amplifier), CDDITA (Current Differencing Differential Input Transconductance Amplifier), VDBA (Voltage Differencing Buffered Amplifier), VDCC, VDDIBA (Voltage Differencing Differential Input Buffered Amplifier), DVCCTA (Differential Voltage Current Conveyor Transconductance Amplifier etc. have been reported<sup>1-42</sup>. The detailed comparison of the works reported in<sup>1-42</sup> has been shown in Table 1.

In this article, a new compact FDNR simulator has been reported employing the VDCC active element. The synthetic FDNR simulator presented in this article shows many advantages over the circuits reported in<sup>1-42</sup> as mentioned below;

Proposed FDNR simulator circuit requires no component matching constraint, but simulators reported<sup>1,4, 8, 9,24,26-27,30,33-35,39-40</sup> need matched values of passive elements or parameters of ABBs.

<sup>\*</sup>Corresponding authors: (Email: mayank.ece@nitjsr.ac.in)

|            | Table 1 — Com                            | parison of propos                                 | sed synthetic                   | FDNR with previously                                         | y realized FDN                            | R simulators.                                                              |                                        |
|------------|------------------------------------------|---------------------------------------------------|---------------------------------|--------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------|----------------------------------------|
| Ref<br>no. | ABB used                                 | No. of Resistor:<br>(G (Grounded/<br>F(Floating)) | s No. of<br>Capacitors<br>(G/F) | Demonstration of<br>Electronic Control<br>(Y(Yes)/N<br>(No)) | Need of<br>Component<br>Matching<br>(Y/N) | Lossless FDNR<br>under non-ideal<br>current/voltage<br>transfer ratios(Y/N | No. of<br>CMOS/BJT<br>Transistors<br>) |
| [1]        | 2 transcapacitance amplifiers            | 1 G                                               | 0                               | Y                                                            | Y                                         | Ν                                                                          | 60 BJTs                                |
| [2]        | 3 VDTAs                                  | 0                                                 | 2 G                             | Y                                                            | Ν                                         | Y                                                                          | 54 CMOS                                |
| [3]        | 2 VDCCs                                  | 1 G                                               | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 56 CMOS                                |
| [4]        | 6 CFTAs                                  | 0                                                 | 2 G                             | Y                                                            | Y                                         | Y                                                                          | 114 MOS                                |
| [5]        | 2 CBTAs                                  | 1 G                                               | 2 G                             | Y                                                            | Ν                                         | Y                                                                          | 68 CMOS                                |
| [6]        | 4 transcapacitive<br>gyrators            | 4 G                                               | 8 F                             | Y                                                            | Ν                                         | Y                                                                          | 18 CMOS                                |
| [7]        | 2 DVCCs                                  | 1 G                                               | 2 G                             | Y                                                            | Ν                                         |                                                                            | 36 CMOS                                |
| [8]        | 4 GCs                                    | 1 F                                               | 2 F                             | Ν                                                            | Y                                         | Y                                                                          | 75 CMOS                                |
| [9]        | 4 CFOAs                                  | 1F/2G                                             | 1 F/1G                          | Ν                                                            | Y                                         | Y                                                                          |                                        |
| [10]       | 1 DOCCII, 1 CCII+,<br>1 CCII-            | 1 G                                               | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 42 BJTs                                |
| [11]       | 1 MCFOA                                  | 1 G                                               | 1 F/1 G                         | Ν                                                            | Ν                                         | Y                                                                          | 32 MOS                                 |
| [12]       | 2DO-CCCIIs,<br>3 CCII+s                  | 2 G                                               | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 56 BJTs                                |
| [13]       | 2 CCIIs, 1 INIC                          | 1 F                                               | 2 F                             | Ν                                                            | Ν                                         | Y                                                                          | 24 BJTs                                |
| [14]       | 2 CCI                                    | 3 F                                               | 2 F                             | Ν                                                            | Ν                                         | Y                                                                          | 12 BJTs                                |
| [15]       | 1 DVCC, 3 CCIIs                          | 3 G                                               | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 49 BJTs                                |
| [16]       | 2 DVCCTA                                 | 1 G                                               | 2 G                             | Y                                                            | Ν                                         | Y                                                                          | 27 BJTs                                |
| [17]       | 2 DVCCIIs                                | 1 G                                               | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 36 MOS                                 |
| [18]       | 2 DOCCIIs                                | 1 G                                               | 1 F/1 G                         | Ν                                                            | Ν                                         | Y                                                                          | 48 BJTs                                |
| [19]       | 5 CCIIs                                  | 2F/1G                                             | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 60 BJTs                                |
| [20]       | 4 CCIIs                                  | 2 G                                               | 2 F                             | Ν                                                            | Ν                                         | Y                                                                          | 48 BJTs                                |
| [21]       | 1 VDTRA (1 DVCC, 1<br>OTA and 1 DO-CCII) | 0                                                 | 2G                              | Y                                                            | Ν                                         | Y                                                                          | 56 CMOS                                |
| [22]       | 3 CCCII+s                                | 0                                                 | 2 G                             | Ν                                                            | Ν                                         | Ν                                                                          |                                        |
| [23]       | 10TRA                                    | 2 F                                               | 3 F                             | Ν                                                            | Ν                                         | Y                                                                          |                                        |
| [24]       | 2 CDDITAs                                | 0                                                 | 1F/1G                           | Ν                                                            | Y                                         | Ν                                                                          | 78 CMOS                                |
| [25]       | 2 VDDIBAs                                | 1 F                                               | 1F/1G                           | Ν                                                            | Ν                                         | Y                                                                          | 56 CMOS                                |
| [26]       | 1 ZC-VDTA (non-ideal FDNR)               | 0                                                 | 2 G                             | Y                                                            | Y                                         | Ν                                                                          | 24 CMOS                                |
| [27]       | 1 OTRA                                   | 2 F                                               | 2 F                             | Ν                                                            | Y                                         | Y                                                                          |                                        |
| [28]       | 2 VDBAs                                  | 2 F                                               | 1 F                             | Y                                                            | Ν                                         | Y                                                                          | 22 BJTs                                |
| [29]       | 2 OFCs                                   | 2 G                                               | 1 G                             | Ν                                                            | Ν                                         | Y                                                                          |                                        |
| [30]       | 2 transconductance amplifiers            | 0                                                 | 2 G                             | Ν                                                            | Y                                         | Y                                                                          | 16 CMOS                                |
| [31]       | 2 VDCCs                                  | 1 G                                               | 2 G                             | Y                                                            | Ν                                         | Y                                                                          | 56 CMOS                                |
| [32]       | 5 Gm Cell                                | 0                                                 | 2 G                             | Y                                                            | Ν                                         | Y                                                                          | 40 CMOS                                |
| [33]       | 1 CFOA                                   | 1 F/2F                                            | 1 F/2 G                         | Ν                                                            | Y                                         | Y                                                                          | 1 AD844                                |
| [34]       | 1 DVCVS/DVCC, Diff.<br>Buff. Amp         | 1 F                                               | 2 G                             | Ν                                                            | Y                                         | Ν                                                                          |                                        |
| [35]       | 4 OP AMPs                                | 1 F                                               | 0                               | Ν                                                            | Y                                         | Y                                                                          |                                        |
| [36]       | 4 CCIIs                                  | 3 G                                               | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 4 AD844s                               |
| [37]       | 2 CCIIs                                  | 3 F                                               | 1 F/2 G                         | Ν                                                            | Ν                                         | Y                                                                          | 2 AD844s                               |
| [38]       | 3 OP AMPs, 1 FET                         | 1F/1 G                                            | 2 F                             | Ν                                                            | Ν                                         | Y                                                                          |                                        |
| [39]       | 1 OP AMP                                 | 1 F/2 G                                           | 2 G/1F                          | Ν                                                            | Y                                         | Y                                                                          |                                        |
| [40]       | 1 CCs                                    | 2 F/2 G                                           | 1 F/1 G                         | Ν                                                            | Y                                         | Y                                                                          |                                        |
| [41]       | 1 DIBTA (3 AD844s)                       | 0                                                 | 2 G                             | Ν                                                            | Ν                                         | Y                                                                          | 3 AD844                                |
| [42]       | 1 FDCCII                                 | 1 G                                               | 2 G                             | Ν                                                            | Y                                         | Y                                                                          |                                        |
| Proposed   | 1 VDCC                                   | 0                                                 | 2G                              | Y                                                            | Ν                                         | Y                                                                          | 22 CMOS                                |

In the designed circuit, the value of FDNR can be changed by varying the biasing currents of VDCC, while the FDNRs reported<sup>1,2,4-7,16, 21, 26, 28, 31,32</sup> have no feature of electronic controllability.

The proposed circuit uses only a single VDCC to realize the FDNR simulator, while the configurations reported<sup>1-10,12-20, 22,24-25,28-32,34-38</sup> require two or more ABBs, therefore the proposed simulator can be considered as a compact structure as compared to so many previously reported FDNR simulators.

The proposed configuration is purely a resistor-less realization while FDNR simulators reported<sup>1,3-20,23,25</sup>, 27 29, 31 33 40 42

<sup>27-29, 31,33-40,42</sup> employ one or more external resistors. Also from the viewpoint of total number of employed passive elements the proposed circuit structure is found better than many previously reported configurations as it employs only two passive elements.

The presented circuit employs passive element in floating state (both the capacitances are grounded), while the simulators given <sup>6,8-9,11,13-14,18-20,23-25, 27-28,33-35,37-40</sup> requires at least one floating element. Therefore, the proposed simulator is suitable for monolithic integration.

It can also be witnessed that some previously reported configurations <sup>1,22,24,26,34</sup> do not realize the pure FDNR functions unlike the proposed one, which simulates the pure FDNR function with no lossy term.

# **2** Proposed Configuration

The circuit idea of the VDCC was first reported in<sup>43</sup> as a modern ABB for analogue circuit designing. Since then various analog signal generations circuits, signal processing circuits, and impedance simulation circuits employing VDCC components have been designed and reported in the literature<sup>44-46</sup>. The single block representation of the VDCC block is depicted in Fig. 1 and its CMOS implementation is shown in Fig.  $2^{47}$ . In Fig. 2 the inputs are denoted as p and n while the output terminals are represented as z, x+, and x-. The terminal relationships of VDCC can be described by the matrix shown in equation (1).

$$\begin{bmatrix} I_X \\ I_Y \\ V_X \\ I_Z \\ I_{0+} \\ I_{0-} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ \alpha & 0 & 0 \\ 0 & -\beta & 0 \\ 0 & 0 & \gamma g_m \\ 0 & 0 & -\gamma g_m \end{bmatrix} \begin{bmatrix} V_Y \\ I_W \\ V_Z \end{bmatrix} \dots (1)$$

For the balanced output OTA  $(M_1-M_8)$ , the transconductance gain  $(g_m)$  of the VDCC can be defined as:

$$g_m = \sqrt{K_n \left(\frac{W}{L}\right)} I_{B1} \qquad \dots (2)$$

where,  $K_n = \mu_n C_{ox}$  is the transconductance parameter, (*W*/*L*) is the ratio of the width-to-length of the



Fig. 1 — Block portrayal of VDCC



Fig. 2 — CMOS implementation of the VDCC

transistors  $M_1$  and  $M_2$ , and  $I_{B1}$  is the external DC bias current. The proposed FDNR simulator employing VDCC has been shown in Fig. 3, which employs single VDCC along with two grounded capacitances ( $C_1$  and  $C_2$ ). Now, routine circuit analysis of Fig. 3 yields the following input impedance:

$$Z_{in} = \frac{v_{in}}{i_{in}} = \frac{g_m}{s^2 C_1 C_2} = \frac{1}{s^2 D_{eq}}, \qquad \dots (3)$$

where the realized FDNR, *D*-element value is computed as;

$$D_{eq} = \frac{C_1 C_2}{g_m} \qquad ... (4)$$

It can be observed from Eq.(4) that the value of  $D_{eq}$  can be varied through  $g_m$ , which is controlled by the external biasing current  $I_B$ .

### **3** Non-ideal Analysis

## 3.1 Effect of frequency-dependent transconductance (g<sub>m</sub>)

In this section, the effect of frequency dependent transconductance of VDCC block on the realized FDNR simulator has been investigated. In ideal condition, it has been assumed that transconductance of the VDCC is not a frequency dependent parameter, but in practical scenario the gm may be a function of frequency. Now, considering the single-pole frequency limited behavior of  $g_m$  it can be defined as

$$g_{\rm m}$$
 as,  $g'_m = \frac{g_{m0}}{1+s\tau}$ 

Now, the input impedance  $Z_{in}$  from Eq. (3) can be modified as;

$$Z_{in} = \frac{g_{m0}}{s^2 C_1 C_2 (1 + s\tau)} \qquad \dots (5)$$

On further simplifying,

$$Z_{in} = \frac{1}{\left(\frac{1}{g_{m0}/s^2 C_1 C_2}\right) + \left(\frac{1}{1/s^3 \tau C_1 C_2}\right)} \qquad \dots (6)$$

The equivalent network of Eq. (6) can be deduced as given in Fig. 4, in which the equivalent values of  $D'_{eq}$  and Z' can be given as:

$$D'_{eq} = \frac{C_1 C_2}{g_{m0}} \qquad \dots (7)$$

and 
$$Z' = \frac{1}{s^3 \tau C_1 C_2}$$
 ... (8)

#### 3.2 Effect of non-ideal voltage/current transfer ratios

The current-voltage relations of VDCC ports, considering non-ideal current/voltage/transconductance gains can be described by the following equations.

$$\begin{bmatrix} i_{p} \\ i_{n} \\ i_{z} \\ v_{x} \\ i_{wp} \\ i_{wn} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 \\ \alpha g_{m} & -\alpha g_{m} & 0 & 0 \\ 0 & 0 & \beta & 0 \\ 0 & 0 & 0 & \gamma_{p} \\ 0 & 0 & 0 & -\gamma_{n} \end{bmatrix} \begin{bmatrix} v_{p} \\ v_{n} \\ v_{z} \\ i_{x} \end{bmatrix}, \qquad \dots (9)$$

where  $\alpha$ ,  $\beta$  and  $\gamma$  are the non-ideal transconductance, voltage, and current transfer ratios of the VDCC, respectively (ideally, their values are equal to unity).

The FDNR impedance taking Eq. (9) into account can be found as;

$$Z_{in} = \frac{v_{in}}{i_{in}} = \frac{\alpha \beta \gamma_p g_m}{s^2 C_1 C_2}, \qquad ... (10)$$



Fig 3 — Proposed FDNR simulator circuit



Fig. 4 — Equivalent network derived using Eq. (6).

where FDNR value can be computed as;

$$D_{eq(non-ideal)} = \frac{C_1 C_2}{\alpha \beta \gamma_p g_m} \qquad \dots (11)$$

#### 3.3 Effect of non-ideal gains with terminal parasitics

Furthermore, the parasitic model of VDCC is shown in Fig. 5, with different parasitic resistances and capacitances connected at the terminals in different configurations. This parasitic model was discussed in<sup>45</sup>.

On replacing the ideal VDCC in the circuit shown in Fig. 3 with above VDCC parasitic model the modified impedance can be found out. For the input current  $i_{in}$ , using Eq. 9 the output current  $i_{wp}$  can be given as;

$$i_{wp} = -\gamma_p i_x = -\gamma_p i_{in}, \qquad \dots (12)$$

where  $\gamma_p$  signifies the port ratio of the x and wp terminals. At  $w_p$  terminal the parasitic network is present as the shunt connection of  $R_n$  and  $C_n$ , and  $C_2$  is also connected at the port, then using Eq. (9), the voltage at  $w_p$  port,  $v_{wp}$ , can be given as;

$$v_{wp} = -\gamma_p (R_n // C_n // C_2) i_{in} \qquad \dots (13)$$

As per the circuit connection,

$$v_{wp} = v_n \qquad \dots (14)$$

By further using Eq. (9) the port voltage of the Z terminal can be found as;

$$v_{z} = \alpha \gamma_{p} g_{m} (R_{n} / / C_{n} / / C_{2}) (R_{z} / / C_{1}) i_{in} \qquad \dots (15)$$

where  $R_z$  is the parasitic resistance present at the z port.



Fig. 5 — VDCC parasitic model given in [45]

The parasitic resistance  $R_x$  comes in the path of input current  $i_{in}$ , therefore,

$$v_x = v_{in} - i_{in} R_x \qquad \dots (16)$$

By using the non-ideal matrix given in Eq. (9),

$$v_x = \beta v_z \qquad \dots (17)$$

By using Eq.(15)-(17),

$$v_{in} = \left[\alpha\beta\gamma_{p}g_{m}(R_{n} / / C_{n} / / C_{2})(R_{z} / / C_{1}) + R_{x}\right]i_{in} \qquad \dots (18)$$

Finally, the input impedance under the effect of non-ideal gains and port parasitics is found as;

$$Z_{in} = \frac{v_{in}}{i_{in}} = \alpha \beta \gamma_p g_m \left[ \frac{1}{\frac{1}{1/s(C_n + C_2)} + \frac{1}{R_n}} \right] \left[ \frac{1}{\frac{1}{1/sC_1} + \frac{1}{R_z}} \right] + R_x \qquad \dots (19)$$

after further solving;

Γ

$$Z_{m} = \alpha \beta \gamma_{p} g_{m} \left[ \frac{1}{s^{2} (C_{n} + C_{2})C_{1} + s \left( \frac{C_{n} + C_{2}}{R_{2}} + \frac{C_{1}}{R_{n}} \right) + \left( \frac{1}{R_{2}R_{n}} \right)} \right] + R_{x}$$
 ... (20)

٦

From Eq.(20), we can deduce that the proposed FDNR circuit with consideration of port parasitics is always stable under any parameter of operating frequency related condition, as the coefficient of each term of the denominator is always positive in any condition. The equivalent network can be derived using Eq.(20) and it is shown in Fig. 6.

In Fig.6, the equivalent values of the components can be given as;

$$D'_{eq} = \frac{C_1(C_2 + C_n)}{\alpha\beta\gamma_p g_m} \qquad \dots (21)$$

$$C' = \left(\frac{1}{\alpha\beta\gamma_p g_m}\right) \left[\frac{C_1}{R_n} + \frac{(C_2 + C_n)}{R_z}\right] \qquad \dots (22)$$

$$R' = \alpha \beta \gamma_p g_m R_n R_z \qquad \dots (23)$$



Fig. 6 — Equivalent network derived using Eq. (20).

and R'' is nothing but the resistance  $R_x$  connected at the x port.

### 3.4 Time domain analysis under the effects of port parasitic

In this analysis, we have tried to find out the nature of generated input current if a pure sinusoidal signal is applied across the parasitic equivalent network of Fig. 6. Suppose that the input voltage ( $v_{in} = V_m \sin \omega t$ ) is applied across the network of Fig. 6. Practically, the  $R^{''}$  can be neglected at low and medium frequencies, and then input current can therefore be found out as;

$$i_{in} = I_m \sin(\omega t + \phi) \qquad \dots (24)$$

where, from Eq.(24), the value of k and  $\phi$  can be found as the following expressions, respectively;

$$I_{m} = \sqrt{\left[-\omega^{2}C_{1}(C_{2}+C_{n})+\frac{1}{R_{n}R_{z}}\right]^{2}+\left\{\omega\left[\frac{C_{1}}{R_{n}}+\frac{(C_{2}+C_{n})}{R_{z}}\right]\right\}^{2}} \qquad \dots (25)$$

and

$$\phi = \tan^{-1} \left[ -\frac{\frac{C_1}{R_n} + \frac{(C_2 + C_n)}{R_z}}{\omega C_1 (C_2 + C_n) + \frac{1}{R_n R_z}} \right] \dots (26)$$

For the phase to be 180°, as it is needed in the case of ideal FDNR, the condition will be;

$$\phi = \pi \qquad \qquad \dots (27)$$

#### **4 Simulation Results**

To validate the theoretical analysis, SPICE simulations were performed employing CMOS VDCC<sup>47</sup>. The simulations have been performed with TSMC 0.18- $\mu$ m CMOS process technology. The channel width to length ratios (W/L) of the employed NMOS and PMOS transistors were selected as shown in Table 2. The supply voltages and the bias current were chosen as: +V = -V = 0.75V and  $I_{B2} = 25 \mu$ A, respectively.

Fig. 7 shows the theoretical and simulated frequency responses of the proposed VDCC-based FDNR simulator in Fig. 3 with  $I_{B1} = 220 \ \mu\text{A} \ (g_m = 1)^{-1}$ 

| Table 2 — Transistor dimensions of t                                                                 | he CMOS VDCC in Fig.2 |
|------------------------------------------------------------------------------------------------------|-----------------------|
| Transistor                                                                                           | W/L (µm/µm)           |
| $M_1-M_2, M_9-M_{10}$                                                                                | 2.4/0.18              |
| M <sub>3</sub> -M <sub>6</sub> , M <sub>11</sub> -M <sub>13</sub> , M <sub>15</sub> -M <sub>17</sub> | 6/0.18                |
| $M_7-M_8, M_{19}-M_{22}$                                                                             | 3/0.18                |
| M <sub>14</sub> , M <sub>18</sub>                                                                    | 8/0.18                |

mA/V). The results are obtained for three different values of  $C_1 = C_2$  (i.e., 20 pF, 50 pF and 100 pF), which result in  $D_{eq} = 0.4$  aFs, 2.5 aFs, and 10 aFs, respectively. Both theoretical and simulated plots are shown in Fig.7. From impedance expression of the FDNR given in Eq.(3), it can be seen that as the frequency is increased the impedance realized by the proposed circuit decreases, which means impedance shows inverse frequency dependence. This behaviour can also be confirmed from Fig. 7.

Furthermore, for the selected simulation parameters the total power consumption is found as 1.97 mW (with twenty-two transistors of VDCC) and the total power consumption is found as 1.28 mW (with 16 transistors neglecting  $M_{15}$ - $M_{17}$  and  $M_{20}$ - $M_{22}$  due to  $W_n$  terminal connected to ground).

Fig. 8 shows the magnitude-frequency responses of the proposed FDNR for various  $I_{B1}$  values. The plots depict the tunable nature of the realized FDNR controllable through biasing current  $I_{B1}$ . In Table 3, we have shown the component variation at the three different values of biasing current  $I_{B1}$ .

#### 5 Applications of Grounded VDCC-Based FDNR

To show the workability of the designed synthetic FDNR, some application examples have been discussed. According to the concept proposed in<sup>48</sup>, a passive RLC network can be transformed into a CDR network without changing the transfer function.

# 5.1. Second order Butterworth Low-pass and Band-stop filter realizations

The conventional second-order voltage-mode RLC low-pass filter (VMRLCLPF) and band-stop (VMRLCBS) filter have been shown in Fig. 9.

The transfer functions of the second-order VMRLCLPF and VMRLCBS shown in Fig. 9 are given by Eqs. (28) and (29), respectively.

$$\frac{v_{out}}{v_{in}} = \frac{1}{s^2 L_{LP} C_{LP} + s R_{LP} L_{LP} + 1} \qquad \dots (28)$$

and 
$$\frac{v_{out}}{v_{in}} = \frac{s^2 C_{BS} L_{BS} + 1}{s^2 L_{BS} C_{BS} + s R_{BS} C_{BS} + 1}$$
 ... (29)

It is evident from the above transfer functions, the denominators in both filters are the same, from which the natural angular frequency  $(f_o)$  and the quality factor (Q) for  $R = R_{LP} = R_{BS}$ ,  $L = L_{LP} = L_{BS}$  and  $C = C_{LP} = C_{BS}$  are obtained as follows:



Fig. 7 — Theoretical and simulated frequency responses of the proposed VDCC-based FDNR simulator in Fig. 3. (a)  $C_1 = C_2 = 20$  pF (b)  $C_1 = C_2 = 50$  pF (c)  $C_1 = C_2 = 100$  pF

$$f_o = \frac{\omega_o}{2\pi} = \frac{1}{\sqrt{LC}} \qquad \dots (30)$$

and 
$$Q = \frac{1}{R} \sqrt{\frac{L}{C}}$$
 ... (31)

Interestingly, Eqs. (30) and (31) show that the Q-value can be tuned independently by changing the value of R for which the  $f_o$ -value remains unchanged. The component values of the above prototypes and their corresponding parameters  $f_o$  and Q for three

different values of *R* are given in Table 4. Applying the scaling magnitude  $k_m = 10^9$ , the component values given in Table 4 are obtained as given in Table 5. Now on applying the Bruton's transformation technique the RLC filters shown in Fig. 9 (VMRLCLPF and VMRLCBSF) can be transformed to their CDR counterparts (VMCDRLPF and VMCDRBSF) as depicted in Fig. 10.

Now, the transfer functions of VMCDRLPF and VMCDRBSF have been given by Eq. 32 and 33;

$$\frac{v_{out}}{v_{in}} = \frac{1}{s^2 R_{tf} C_{tf} D_{eq} + s D_{eq} + C_{tf}} \qquad \dots (32)$$



Fig 8 — Magnitude-frequency responses of the proposed FDNR for various  $I_{B1}$  values.



Fig 9 — Passive RLC second-order filter prototypes (a) LP filter (b) BS filter



Fig 10 — Transformed CRD filters. (a) second-order LP filter (b) second-order BS filter

and 
$$\frac{v_{out}}{v_{in}} = \frac{s^2 R_{tf} C_{tf} D_{eq} + C_{tf}}{s^2 R_{tf} C_{tf} D_{eq} + s D_{eq} + C_{tf}}$$
 ... (33)

The transformed element values for three different values of  $D_{eq}$  are given in Table 6.

As a consequence, the *D*-element can be emulated by the proposed VDCC-based FDNR in Fig. 3 with the components given in Table 7.

The ideal and simulated frequency responses of the transformed CRD LP and BS filters in Fig.10 (a) & 10(b) for cases I, II, and III are shown in Figs. 11 & 12, respectively.

#### 5.2. Third-Order Butterworth LP Filter Realization

Now, the doubly-terminated RLC ladder filter network to generate normalized third-order

Table 3 — Variation of the FDNR value due to change in biasing current  $I_{B1}$  at  $C_1 = C_2 = 50$  pF and difference between theoretical and simulation values

| $I_{B1}$ | $g_m$       | $D_{eq}$ | $Z_{in}$ (k | Error  |       |
|----------|-------------|----------|-------------|--------|-------|
| (μΑ)     | $(\Pi A v)$ | (ars)    | Simulation  | Theory | (70)  |
| 50       | 0.43        | 5.24     | 1.23        | 1.19   | 2.85  |
| 100      | 0.67        | 3.70     | 1.90        | 1.69   | 12.48 |
| 300      | 1.17        | 2.14     | 2.77        | 2.92   | 5.19  |

Table 4 — Component values of Fig. 9 and their parameters  $f_o$  and Q for three different values of R.

| Case | $R(\mathbf{k}\Omega)$ | <i>L</i> (mH) | $C(\mathrm{nF})$ | $f_o$ (Hz) | Q |
|------|-----------------------|---------------|------------------|------------|---|
| Ι    | 0.68                  | 2.2           | 4.7              | 50         | 1 |
| II   | 1.5                   | 2.2           | 1                | 107.3      | 1 |
| III  | 2.7                   | 2.2           | 0.33             | 186.79     | 1 |

Table 5 — Denormalized component values of Fig.9 with  $k_m = 10$ 

| Case | $R_{new}$ (G $\Omega$ ) | $L_{new}$ (mH) | $C_{new}$ (fF) |
|------|-------------------------|----------------|----------------|
| Ι    | 0.68                    | 2.2            | 4.7            |
| II   | 1.5                     | 2.2            | 1              |
| III  | 2.7                     | 2.2            | 0.33           |
|      |                         |                |                |

| Table 6 — | Transformed | i element | values |
|-----------|-------------|-----------|--------|
|           |             |           |        |

| Case | $R_{tf}(\mathbf{k}\Omega)$ | $C_{tf}(nF)$ | $D_{eq}$ (fFs) |
|------|----------------------------|--------------|----------------|
| Ι    | 2.2                        | 1.47         | 4.7            |
| II   | 2.2                        | 0.68         | 1              |
| III  | 2.2                        | 0.37         | 0.33           |

|      | Ta       | able 7 — Comj | ponent values of I | Fig.10 and corres | ponding $f_o$ for three diffe | erent values of $D_{eq}$ . |                    |
|------|----------|---------------|--------------------|-------------------|-------------------------------|----------------------------|--------------------|
| Case | $D_{eq}$ | $I_B$         | $g_m$              | $C_1 = C_2$       | $f_o$ (kH                     | z)                         | Error in $f_o$ (%) |
|      | (fFs)    | (µA)          | (mA/V)             | (nF)              | Theoretical                   | Simulation                 |                    |
| Ι    | 4.7      | 50            | 0.48               | 1.5               | 50                            | 52                         | 5.07               |
| II   | 1        | 220           | 1                  | 1.0               | 107.30                        | 109.40                     | 1.96               |
| III  | 0.33     | 125           | 0.75               | 0.5               | 186.79                        | 199.53                     | 6.82               |



Fig 11 — Ideal and simulated frequency responses of the transformed CRD LP filter in Fig. 10(a).



Fig 12 — Ideal and simulated frequency responses of the transformed CRD BS filter in Fig. 10(b)

Butterworth LP response is shown in Fig. 13, where  $R_S = R_L = 1 \ \Omega$ ,  $L_1 = L_3 = 1 \ H$ , and  $C_2 = 2 \ F$ . After applying the scaling technique with scaling magnitude  $k_m = 10^9$  and scaling frequency  $k_f = 628$  krad/s, the passive components of Fig. 13 are changed to;  $R_S = R_L = 1 \ G\Omega$ ,  $L_1 = L_3 = 1.59$  kH, and  $C_2 = 3.18$  fF.

Using Bruton's transformation, the RLC passive ladder filter of Fig.13 is transformed to Fig. 14 and the corresponding components are obtained as;  $C_S = C_L = 1$  nF,  $R_1 = R_3 = 1.59$  k $\Omega$ , and  $D_2 = 3.18$  fFs.

To simulate  $D_2 = 3.18$  fFs, the proposed VDCCbased FDNR simulator circuit of Fig.3 is realized with the following components;  $I_B = 110 \ \mu A \ (g_m = 0.71 \ \text{mA/V})$  and  $C_1 = C_2 = 1.5 \ \text{nF}$ . Now, Fig. 15 shows the ideal and simulated frequency responses of the



Fig 13 — Third-order Butterworth LP ladder filter.





transformed 3<sup>rd</sup>-order Butterworth LP filter given in Fig. 14.

# 6 Experimental Verification of the Proposed FDNR Simulator

Now, the performance of the proposed FDNR simulation circuit has been experimentally verified through the prototype developed using commercially available integrated circuits (ICs), IC CA3080 and IC AD844. The CA3080 is a current-controlled IC for a single current-output transconductance amplifier, while the AD844 IC replicates the function of the second-generation current conveyor. The CA3080 and AD844 based implementation of VDCC has been shown in Fig.16. Furthermore, as suggested by the manufacturer, the transconductance ( $g_m$ ) of IC CA3080 linearly depends on the external DC bias current  $I_B$  ( $g_m = 20I_B^{49}$ ). In Fig.17, the physical



Fig 15 — Ideal and simulated frequency responses of 3<sup>rd</sup>-order Butterworth LP ladder filter in Fig. 14



Fig. 16 — Internal implementation of VDTA; the single output OTAs can be realized by CA3080

implementation of the VDCC (employed in the FDNR simulator) has been shown, which is based on the CA3080 and AD844 ICs. To obtain the experimental results, the supply voltages were taken as  $\pm 5V$ .

The Figs.18-21 represent the experimentally measured frequency response characteristics for the input impedance  $(Z_{in})$  of the proposed VDCC-based



Fig. 17 — Experimental setup based on CA3080 and AD844 to implement employed VDCC



Fig. 18 — Measured frequency characteristics for  $Z_{in}$  of the proposed VDCC-based FDNR simulator in Fig.3 with  $g_m = 0.25$  mA/V ( $I_B = 12.5 \mu$ A). (a) magnitude-frequency response (b) phase-frequency response



Fig. 19 — Measured frequency characteristics for  $Z_{in}$  of the proposed VDCC-based FDNR simulator in Fig.3 with  $g_m = 0.5$  mA/V ( $I_B = 25$   $\mu$ A). (a) magnitude-frequency response (b) phase-frequency response



Fig. 20 — Measured frequency characteristics for  $Z_{in}$  of the proposed VDCC-based FDNR simulator in Fig.3 with  $g_m = 1$  mA/V ( $I_B = 50$   $\mu$ A). (a) magnitude-frequency response (b) phase-frequency response



Fig. 21 — Measured frequency characteristics for  $Z_{in}$  of the proposed VDCC-based FDNR simulator in Fig.3 with  $g_m = 2$  mA/V ( $I_B = 100 \mu$ A). (a) magnitude-frequency response (b) phase-frequency response

FDNR simulator in Fig. 3 with  $C_1 = C_2 = 0.5$  nF. The measured results are obtained for  $g_m = 0.25$  mA/V, 0.50 mA/V, 1 mA/V, and 2 mA/V ( $I_B = 12.5 \mu$ A, 25  $\mu$ A, 50  $\mu$ A, and 100  $\mu$ A), resulting in  $D_{eq} = 1$  fFs, 0.5 fFs, 0.25 fFs, and 0.125 fFs, respectively.

#### 7 Conclusion

This work reports a highly compact resistor-less circuit architecture (based on only single VDCC and two grounded capacitances) for FDNR simulator with the facility of electronic tuning. The presented FDNR simulator realizes a loss-less FDNR function without parameter/components following any related condition(s). The behavior of proposed circuit has investigated considering been the frequency dependence transconductance gain, non-ideal currentvoltage tracking errors, and terminal parasitics of employed VDCC. From the parasitic analysis it can be observed that reported circuit enjoys stable operation for any range of operating/circuit parameters. The working of realized FDNR simulator has been validated by higher-order filtering circuit examples. The performance of the developed circuits has been verified by SPICE simulations with TSMC CMOS technology for 0.18µm. The experimental verification of the developed VDCC based synthetic FDNR has been discussed by using commercially available ICs CA3080 and AD844.

#### References

- 1 Chung F W, Kim H & Cho K, Int J Electron, 91(2004) 421.
- 2 Tangsrirat W & Mongkolwa P, *KMITL Sci Technol J*, 13 (2013).
- 3 Kartci A, https://core.ac.uk/display/44633948.
- 4 Li Y, Int J Electron Commun (AEU), (2012) 587.
- 5 Ayten U E, Sagbas M, Herenscar N & Koton J, In Proc 34th Telecommun Signal Process Conf, (2011) 312.
- 6 Kacar F, J Circuits Syst Comput, 19 (2010) 1641.
- 7 Yuce E, Int J Electroni, (2010) 249.
- 8 Soliman A M & Saad R A, J Elec Comp Eng, Article ID 563761 (2010) 7, doi: 10.1155/2010/563761.
- 9 Psychalinosa C, Pal K & Vlassis S, Int J Electron Commun (AEÜ), 62 (2008) 81.
- 10 Yuce E, Int J Electron, 93(2006), 679.
- 11 Yuce E, AEU-Int J Electron Commun, 61 (2007) 453.
- 12 Yuce E, Analog Integr Circ Sig Process, 49 (2006) 161.
- 13 Higashimura M & Fukui Y, Electron Lett, 23 (1987) 529.
- 14 Senani, R Electron Lett, 20 (1984) 205.
- Jaikla W & Siripruchyanun M, Proc 4th Int Conf Electr Eng /Electron, Computer, Telecommun Inform Technol, (2007) 89.
- 16 Pisutthipong J N, Siripruchyanun M, IEEE, 978-1-4244-3388-9/09/ 2009.
- 17 Parshotam S & Manhas P K, *Arab J Sci Eng*, 36 (2011) 1313.
- 18 Minaei S, Yuce E & Cicekoglu O, Anal Integr Circuits Signal Process, 47 (2006) 199.
- 19 Pal K, Active Passive Elec Comp, 27 (2004) 81.
- 20 Yuce E, Cicekoglu O & Minaei S, *J Circuits Syst Comput*, 15 (2006) 75.
- 21 Dikbaş M & Ayten U, Int J Electronics. 105 (2018), 10.1080/00207217.2018.1477200.
- 22 Abuelma'atti M T & Tasadduq N A, *Microelectron J*, 30 (1999) 869.

- 23 Nagar B C & Paul S K, Anal Integr Circ Sig Process, 92 (2017) 507.
- 24 Bhardwaj K & Srivastava M. 10.1007/978-981-15-6840-4 46, (2021).
- 25 Bhardwaj K & Srivastava M, Advances in VLSI, Communication, and Signal Processing. Lecture Notes in Electrical Engineering, Springer, Singapore. 683 (2021) https://doi.org/10.1007/978-981-15-6840-4\_48
- 26 Petrović, P B, *Analog Integr.Circ Sig Process* (2021). https://doi.org/10.1007/s10470-021-01818-x
- 27 Gupta S, Bhaskar R D R & Singh A K, Circuits Syst Signal Process, 31 (2012) 489.
- 28 Mongkolwai P & Tangsrirat W, Proc Int Multi Conf Eng Comput Sci, 2 (2016).
- 29 Parveen T & Ahmed M T, IMPACT-2009.
- 30 Khan, A M T & Minhaj N, Active Passive Elec Comp, 25 (2002) 265.
- 31 Srivastava M, J Telecommun Electron Comput Eng, 9 (2017) 97.
- 32 Theingjit S, Pukkalanun T & Tangsrirat W, Proc Int Multi Conf Eng Comput Sci, 2 (2016).
- 33 Kaçar F & Kuntman H, Electr Electron Eng, (2009).
- 34 Nandi R, *Applications In Sinusoidal-Oscillator Realisation*, 1978.
- 35 Nandi R, Novel Active-R Ideal Frequency-Dependent Negative-Resistance Simulation, 1979.
- 36 Pal K, Realization of Ideal Grounded Inductances And Frequency Dependent Negative Resistances Using Current Conveyors And Without Matched Components,
- 37 Salawu R I, Microelectronics, 20 (1980) 853.
- 38 Senani, R, Bhaskar, D R, IEE Proc Circuits Dev Syst, 141(1994).
- 39 Singh, B P, Int J Electron, 45 (1978) 621.
- 40 Soliman M, Proc IEE, 125 (1978).
- 41 Vavra J, Bajer J & Biolek D, *IEEE 27th Convention of Electrical and Electronics* Engineers in Israel (2012).
- 42 Kacar F & Yesil A, Int J Electron, 99 (2012) 285.
- 43 Biolek D, Senani R, Biolkova V & Kolka Z, Radioeng, 17 (2008) 15.
- 44 Prasad D, Bhaskar D R & Srivastava M, *Electron J*, 18 (2014) 81.
- 45 Srivastava M & Prasad D, *Adv Electr Electron Eng*, 14 (2016) 168.
- 46 Prasad D, Srivastava M, Ahmad A, Mukhopadhyay A & Sharma B B, *IEEE-Indicon*, (2015) 1.
- 47 Kaçar F, Yeşil A, Minaei S & Kuntman H, AEU Int J Electron Commun, 68 (2014) 73.
- 48 Bruton, L, IEEE Trans Circuit Theory, 16 (1969) 406.
- 49 Intersil,"CA3080 datasheet, April 2001.